Initializing Multisim Live ...

Waiting for awesome

Waiting for data
+- 0.33μHL103.3VV120mΩR26S15040mV250nsV2094A1KHzI12AI2PR3U278D10PR1PR24mΩR11mΩR3101PR4C230μF5mΩR_CESR13C11μF45mΩR_CESR2 A V A V
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —

ID:

ID:

x10
x0.1
Sheet:1
Disable streaming
Details
Netlist
Errors
SPICE
SPICE Netlist

This is a text-based representation of the circuit.
The * symbol indicates a comment.
The + symbol indicates a continuation from the previous line.
Probes do not appear in netlists.

** Hysteretic buck converter **
*
* Multisim Live SPICE netlist
*
*

* --- Circuit Topology ---

* Component: C1
cC1 2 0 0.000001

* Component: C2
cC2 3 0 0.00003

* Component: D1
dD1 0 5 DIODE_D1 AREA=1

* Component: I1
iI1 10 0
+ pulse( 0 4 0 0.000001 0.000002
+ { 0.001 * 0.01 / 1000 }
+ { 1/1000 } )

* Component: I2
iI2 10 0 dc 2 ac 0 0
+ distof1 0 0
+ distof2 0 0

* Component: L1
lL1 5 6 3.3e-7

* Component: R1
rR1 4 1 0.004 VIRTUAL_RESISTANCE_R1

* Component: R2
rR2 6 4 0.02 VIRTUAL_RESISTANCE_R2

* Component: R3
rR3 1 10 0.001 VIRTUAL_RESISTANCE_R3

* Component: R_CESR
rR_CESR 4 2 0.005 VIRTUAL_RESISTANCE_R_CESR

* Component: R_CESR1
rR_CESR1 1 3 0.005 VIRTUAL_RESISTANCE_R_CESR1

* Component: S1
xS1 9 5 8 0 VC_SPST_S1 PARAMS: Von=1 Voff=0 Ron=0.01 Roff=10000000

* Component: U2
xU2 7 1 8 COMPARATOR_IDEAL_U2 PARAMS: output_level=5 rise_fall_time=1e-12

* Component: V1
vV1 9 0 dc 3.3 ac 0 0
+ distof1 0 0
+ distof2 0 0

* Component: V2
vV2 7 0 pulse(0.87 {0.04+0.87} 0 {2.5e-7-1e-9} 1e-9 0 2.5e-7)


* --- Circuit Models ---

* D1 model
.model DIODE_D1 D( IS=1e-14 RS=0 N=1 BV=1e+30
+ TT=0 CJO=0 VJ=1 M=0.5 EG=1.11 XTI=3 KF=0 AF=1 FC=0.5 IBV=1e-10
+ IBVL=0 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* R1 model
.model VIRTUAL_RESISTANCE_R1 r( )

* R2 model
.model VIRTUAL_RESISTANCE_R2 r( )

* R3 model
.model VIRTUAL_RESISTANCE_R3 r( )

* R_CESR model
.model VIRTUAL_RESISTANCE_R_CESR r( )

* R_CESR1 model
.model VIRTUAL_RESISTANCE_R_CESR1 r( )


* --- Subcircuits ---

* S1 subcircuit
.subckt VC_SPST_S1 inA outA ctrlp ctrln Params: Von=1 Voff=1 Ron=1 Roff=1
s1 inA outA ctrlp ctrln sw1
.model sw1 vswitch(Ron={Ron} Roff={Roff} Von={Von} Voff={Voff})

.ends

* U2 subcircuit
.subckt COMPARATOR_IDEAL_U2 in+ in- out PARAMS: output_level=5 rise_fall_time=1e-9
a1 out in+ in- pcomp
.model pcomp precision_comparator(output_level={output_level} rise_fall_time={rise_fall_time})

.ends

Errors and Warnings

Any error, warning or information messages appear below.

Item
Document

Checkboxes toggle displayed values on and off.

Hysteretic buck converter
Schematic

The simulation to run. See Simulation types for more information.

Name

Title of graph. Edit as desired.

End time

s

Time at which the simulation stops. Does not include pauses. Simulation does not occur in real time.

Start simulation

Mode

Threshold voltage levels.

Threshold voltage values used in the logic evaluation. See Digital Simulation for more information.

Output low

V

Output low voltage.

Maximum output voltage level to produce a low signal.

Input low threshold

V

Input low threshold voltage.

Maximum input voltage level for the signal to be considered low.

Input high threshold

V

Input high threshold voltage.

Minimum input voltage level for the signal to be considered high.

Output high

V

Output high voltage.

Minimum output voltage level to produce a high signal.

Width

Sheet width in grid squares.

Height

Sheet height in grid squares.

Grid

Toggles grid display.

Net Labels

Toggles all net labels.

Component Labels

Toggles all component labels.