Initializing Multisim Live ...

Waiting for awesome

Waiting for data
5V500HzDS1DS25V250Hz00U1U2U31kΩR15VV103U4U5U6TDMU79105VV201kΩR2111kΩR31kΩR4DR1DR200PR15V125HzCS10CS25V125Hz0PR2PR3PR4 0/1 0/1 0/1 0/1
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —

ID:

ID:

x10
x0.1
Sheet:1
Disable streaming
Details
Netlist
Errors
SPICE
SPICE Netlist

This is a text-based representation of the circuit.
The * symbol indicates a comment.
The + symbol indicates a continuation from the previous line.
Probes do not appear in netlists.

** Lab 6 MUX (1) **
*
* Multisim Live SPICE netlist
*
*

* --- Circuit Topology ---

* Component: CS1
vCS1 3 0
+ pulse( 0 5 0 1e-9 1e-9
+ { 50 * 0.01 / 125 }
+ { 1/125 } )

* Component: CS2
vCS2 9 0
+ pulse( 0 5 0 1e-9 1e-9
+ { 50 * 0.01 / 125 }
+ { 1/125 } )

* Component: DS1
vDS1 2 0
+ pulse( 0 5 0 1e-9 1e-9
+ { 50 * 0.01 / 500 }
+ { 1/500 } )

* Component: DS2
vDS2 1 0
+ pulse( 0 5 0 1e-9 1e-9
+ { 50 * 0.01 / 250 }
+ { 1/250 } )

* Component: R1
rR1 4 3 1000 VIRTUAL_RESISTANCE_R1

* Component: R2
rR2 11 9 1000 VIRTUAL_RESISTANCE_R2

* Component: R3
rR3 DR1 0 1000 VIRTUAL_RESISTANCE_R3

* Component: R4
rR4 DR2 0 1000 VIRTUAL_RESISTANCE_R4

* Component: U1
aU1 [bridgeU1!A bridgeU1!B] 6 Digital_AND2_U1

xbridgeU1!A bridgeU1!A 2 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

xbridgeU1!B bridgeU1!B 3 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: U2
aU2 [5 bridgeU2!B] 7 Digital_AND2_U2

xbridgeU2!B bridgeU2!B 1 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: U3
aU3 bridgeU3!A 5 Digital_Inverter_U3

xbridgeU3!A bridgeU3!A 3 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: U4
aU4 [6 7] TDM Digital_OR2_U4

* Component: U5
aU5 [TDM bridgeU5!B] bridgeU5!Y Digital_AND2_U5

xbridgeU5!B bridgeU5!B 9 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

xbridgeU5!Y bridgeU5!Y DR1 REAL_CUSTOM_DAC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: U6
aU6 [10 TDM] bridgeU6!Y Digital_AND2_U6

xbridgeU6!Y bridgeU6!Y DR2 REAL_CUSTOM_DAC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: U7
aU7 bridgeU7!A 10 Digital_Inverter_U7

xbridgeU7!A bridgeU7!A 9 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=5 riseT=0 fallT=0

* Component: V1
vV1 4 0 dc 5 ac 0 0
+ distof1 0 0
+ distof2 0 0

* Component: V2
vV2 11 0 dc 5 ac 0 0
+ distof1 0 0
+ distof2 0 0


* --- Circuit Models ---

* R1 model
.model VIRTUAL_RESISTANCE_R1 r( )

* R2 model
.model VIRTUAL_RESISTANCE_R2 r( )

* R3 model
.model VIRTUAL_RESISTANCE_R3 r( )

* R4 model
.model VIRTUAL_RESISTANCE_R4 r( )

* U1 model
.model Digital_AND2_U1 d_and (rise_delay=1e-9 fall_delay=1e-9)

* U2 model
.model Digital_AND2_U2 d_and (rise_delay=1e-9 fall_delay=1e-9)

* U3 model
.model Digital_Inverter_U3 d_inverter (rise_delay=1e-9 fall_delay=1e-9)

* U4 model
.model Digital_OR2_U4 d_or (rise_delay=1e-9 fall_delay=1e-9)

* U5 model
.model Digital_AND2_U5 d_and (rise_delay=1e-9 fall_delay=1e-9)

* U6 model
.model Digital_AND2_U6 d_and (rise_delay=1e-9 fall_delay=1e-9)

* U7 model
.model Digital_Inverter_U7 d_inverter (rise_delay=1e-9 fall_delay=1e-9)


* --- Pin bridge models

.SUBCKT REAL_CUSTOM_ADC 1 2 PARAMS: lowV=0 maxLowV=0.8 unknownV=1.0 minHighV=2.0 highV=5.0 riseT=0 fallT=0
* Ideal Receiver Model 1 = input, 2 = A/D out
aADCin1 [2] [1] ADC
.MODEL ADC adc_bridge (in_low = {maxLowV} in_high = {minHighV})
.ENDS

.SUBCKT REAL_CUSTOM_DAC 1 2 PARAMS: lowV=0 maxLowV=0.8 unknownV=1.0 minHighV=2.0 highV=5.0 riseT=0 fallT=0
* Ideal Driver Model 1 = A/D out, 2 = input
aDACin1 [1] [2] aDAC
.MODEL aDAC dac_bridge (out_low = {lowV} out_high = {highV} out_undef = {unknownV} t_rise = {max(riseT,1e-9)} t_fall = {max(fallT,1e-9)})
.ENDS
Errors and Warnings

Any error, warning or information messages appear below.

Item
Document

Checkboxes toggle displayed values on and off.

Lab 6 MUX (1)
Schematic

The simulation to run. See Simulation types for more information.

Name

Title of graph. Edit as desired.

End time

s

Time at which the simulation stops. Does not include pauses. Simulation does not occur in real time.

Start simulation

Mode

Threshold voltage levels.

Threshold voltage values used in the logic evaluation. See Digital Simulation for more information.

Output low

V

Output low voltage.

Maximum output voltage level to produce a low signal.

Input low threshold

V

Input low threshold voltage.

Maximum input voltage level for the signal to be considered low.

Input high threshold

V

Input high threshold voltage.

Minimum input voltage level for the signal to be considered high.

Output high

V

Output high voltage.

Minimum output voltage level to produce a high signal.

Width

Sheet width in grid squares.

Height

Sheet height in grid squares.

Grid

Toggles grid display.

Net Labels

Toggles all net labels.

Component Labels

Toggles all component labels.