Initializing Multisim Live ...

Waiting for awesome

Waiting for data
U1U2U3U44.00kHzDG13455V1.00kHzV10763.00kHzDG212PR1PR2PR3PR4PR5 0/1 0/1 0/1 0/1 0/1
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —

ID:

ID:

x10
x0.1
Sheet:1
Disable streaming
Details
Netlist
Errors
SPICE
SPICE Netlist

This is a text-based representation of the circuit.
The * symbol indicates a comment.
The + symbol indicates a continuation from the previous line.
Probes do not appear in netlists.

** SR flip flop **
*
* Multisim Live SPICE netlist
*
*

* --- Circuit Topology ---

* Component: DG1
xDG1 2 Digital_Clock_DG1 PARAMS: Frequency=4000 Duty=50 Delay=0

* Component: DG2
xDG2 1 Digital_Clock_DG2 PARAMS: Frequency=3000 Duty=50 Delay=0

* Component: U1
aU1 [1 bridgeU1!B] 4 Digital_NAND2_U1

xbridgeU1!B bridgeU1!B 3 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=3.3 riseT=0 fallT=0

* Component: U2
aU2 [bridgeU2!A 2] 5 Digital_NAND2_U2

xbridgeU2!A bridgeU2!A 3 REAL_CUSTOM_ADC PARAMS: lowV=0 maxLowV=0.8 unknownV=1 minHighV=2 highV=3.3 riseT=0 fallT=0

* Component: U3
aU3 [4 7] 6 Digital_NAND2_U3

* Component: U4
aU4 [6 5] 7 Digital_NAND2_U4

* Component: V1
vV1 3 0
+ pulse( 0 5 0 1e-9 1e-9
+ { 50 * 0.01 / 1000 }
+ { 1/1000 } )


* --- Circuit Models ---

* U1 model
.model Digital_NAND2_U1 d_nand (rise_delay=1e-9 fall_delay=1e-9)

* U2 model
.model Digital_NAND2_U2 d_nand (rise_delay=1e-9 fall_delay=1e-9)

* U3 model
.model Digital_NAND2_U3 d_nand (rise_delay=1e-9 fall_delay=1e-9)

* U4 model
.model Digital_NAND2_U4 d_nand (rise_delay=1e-9 fall_delay=1e-9)


* --- Subcircuits ---

* DG1 subcircuit
.subckt Digital_Clock_DG1 out PARAMS: frequency=1000 duty=50 delay=0
a1 clk out
.model clk d_clock(frequency={frequency} duty={duty/100} delay={delay})
.ENDS

* DG2 subcircuit
.subckt Digital_Clock_DG2 out PARAMS: frequency=1000 duty=50 delay=0
a1 clk out
.model clk d_clock(frequency={frequency} duty={duty/100} delay={delay})
.ENDS


* --- Pin bridge models

.SUBCKT REAL_CUSTOM_ADC 1 2 PARAMS: lowV=0 maxLowV=0.8 unknownV=1.0 minHighV=2.0 highV=5.0 riseT=0 fallT=0
* Ideal Receiver Model 1 = input, 2 = A/D out
aADCin1 [2] [1] ADC
.MODEL ADC adc_bridge (in_low = {maxLowV} in_high = {minHighV})
.ENDS
Errors and Warnings

Any error, warning or information messages appear below.

Item
Document

Checkboxes toggle displayed values on and off.

SR flip flop
Schematic

The simulation to run. See Simulation types for more information.

Name

Start time

s

End time

s

Start simulation

Mode

Threshold voltage levels.

Threshold voltage values used in the logic evaluation. See Digital Simulation for more information.

Output low

V

Output low voltage.

Maximum output voltage level to produce a low signal.

Input low threshold

V

Input low threshold voltage.

Maximum input voltage level for the signal to be considered low.

Input high threshold

V

Input high threshold voltage.

Minimum input voltage level for the signal to be considered high.

Output high

V

Output high voltage.

Minimum output voltage level to produce a high signal.

Width

Sheet width in grid squares.

Height

Sheet height in grid squares.

Grid

Toggles grid display.

Net Labels

Toggles all net labels.

Component Labels

Toggles all component labels.