Initializing Multisim Live ...

Waiting for awesome

Waiting for data
1N4002RL_ON5.624V1N4734A04.7kΩR11ViViVi4V5kHz0°ViVi0R24.7kΩViViViVoR34.7kΩViVi42VV2501N4734A15.624V21N4734A25.624V30I V V A
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —

ID:

ID:

x10
x0.1
Sheet:1
Disable streaming
Details
Netlist
Errors
SPICE
SPICE Netlist

This is a text-based representation of the circuit.
The * symbol indicates a comment.
The + symbol indicates a continuation from the previous line.
Probes do not appear in netlists.

** Lab 6 Cir Limitadores_Cir1 **
*
* Multisim Live SPICE netlist
*
*

* --- Circuit Topology ---

* Component: 1N4002RL_ON
d1N4002RL_ON 4 5 DIODE_1N4002RL_ON AREA=1

* Component: 1N4734A
a1N4734A 1 0 ZENER_VIRTUAL_1N4734A

* Component: 1N4734A1
a1N4734A1 2 3 ZENER_VIRTUAL_1N4734A1

* Component: 1N4734A2
a1N4734A2 0 3 ZENER_VIRTUAL_1N4734A2

* Component: R1
rR1 Vi 1 4700 VIRTUAL_RESISTANCE_R1

* Component: R2
rR2 Vi 2 4700 VIRTUAL_RESISTANCE_R2

* Component: R3
rR3 Vi 4 4700 VIRTUAL_RESISTANCE_R3

* Component: V2
vV2 5 0 dc 2 ac 0 0
+ distof1 0 0
+ distof2 0 0

* Component: Vi
vVi Vi 0 dc 0 ac 1 0
+ distof1 0 0
+ distof2 0 0
+ sin ( 0 4 5000 0 0 0 )


* --- Circuit Models ---

* 1N4002RL_ON model
.model DIODE_1N4002RL_ON D( IS=1.22478e-8 RS=0.0414786 N=1.83369 BV=100
+ TT=1e-9 CJO=1e-11 VJ=0.7 M=0.5 EG=0.6 XTI=0.05 KF=0 AF=1 FC=0.5 IBV=5e-8
+ IBVL=1 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* 1N4734A model
.model ZENER_VIRTUAL_1N4734A ZENER ( v_breakdown=5.624 i_breakdown=0.115 i_sat=5.038e-12 n_forward=1 )

* 1N4734A1 model
.model ZENER_VIRTUAL_1N4734A1 ZENER ( v_breakdown=5.624 i_breakdown=0.115 i_sat=5.038e-12 n_forward=1 )

* 1N4734A2 model
.model ZENER_VIRTUAL_1N4734A2 ZENER ( v_breakdown=5.624 i_breakdown=0.115 i_sat=5.038e-12 n_forward=1 )

* R1 model
.model VIRTUAL_RESISTANCE_R1 r( )

* R2 model
.model VIRTUAL_RESISTANCE_R2 r( )

* R3 model
.model VIRTUAL_RESISTANCE_R3 r( )

Errors and Warnings

Any error, warning or information messages appear below.

Item
Document

Checkboxes toggle displayed values on and off.

Lab 6 Cir Limitadores_Cir1
Schematic

The simulation to run. See Simulation types for more information.

Name

Title of graph. Edit as desired.

Start time

s

Time simulation output is first plotted from. Simulation does not occur in real time.

End time

s

Time at which the simulation stops. Does not include pauses. Simulation does not occur in real time.

Start simulation

Mode

Threshold voltage levels.

Threshold voltage values used in the logic evaluation. See Digital Simulation for more information.

Output low

V

Output low voltage.

Maximum output voltage level to produce a low signal.

Input low threshold

V

Input low threshold voltage.

Maximum input voltage level for the signal to be considered low.

Input high threshold

V

Input high threshold voltage.

Minimum input voltage level for the signal to be considered high.

Output high

V

Output high voltage.

Minimum output voltage level to produce a high signal.

Width

Sheet width in grid squares.

Height

Sheet height in grid squares.

Grid

Toggles grid display.

Net Labels

Toggles all net labels.

Component Labels

Toggles all component labels.