Initializing Multisim Live ...

Waiting for awesome

Waiting for data
PR1PR2T4D5D6D7D80101112175μFC1PR3 +REF1 -REF1150VD950ΩR4PR5 +REF2 -REF2R31045Ω8220V60Hz0°V112 V V VA VA V V
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —
Out of date
V —
V —
VPP —
VRMS —
VAV —
fV —
I —
I —
IPP —
IRMS —
IAV —
fI —
D —

ID:

ID:

x10
x0.1
Sheet:1
Disable streaming
Details
Netlist
Errors
SPICE
SPICE Netlist

This is a text-based representation of the circuit.
The * symbol indicates a comment.
The + symbol indicates a continuation from the previous line.
Probes do not appear in netlists.

** LBYEC2E - TEPcase3 **
*
* Multisim Live SPICE netlist
*
*

* --- Circuit Topology ---

* Component: C1
cC1 12 0 0.000175

* Component: D5
dD5 0 10 DIODE_D5 AREA=1

* Component: D6
dD6 10 12 DIODE_D6 AREA=1

* Component: D7
dD7 0 11 DIODE_D7 AREA=1

* Component: D8
dD8 11 12 DIODE_D8 AREA=1

* Component: D9
aD9 0 8 ZENER_VIRTUAL_D9

* Component: R3
rR3 8 12 1045 VIRTUAL_RESISTANCE_R3

* Component: R4
rR4 8 0 50 VIRTUAL_RESISTANCE_R4

* Component: T4
xT4 2 1 10 11 1P1S_T4

* Component: V1
vV1 2 1 dc 0 ac 1 0
+ distof1 0 0
+ distof2 0 0
+ sin ( 0 220 60 0 0 0 )


* --- Circuit Models ---

* D5 model
.model DIODE_D5 D( IS=1e-14 RS=0 N=1 BV=1e+30
+ TT=0 CJO=0 VJ=1 M=0.5 EG=1.11 XTI=3 KF=0 AF=1 FC=0.5 IBV=1e-10
+ IBVL=0 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* D6 model
.model DIODE_D6 D( IS=1e-14 RS=0 N=1 BV=1e+30
+ TT=0 CJO=0 VJ=1 M=0.5 EG=1.11 XTI=3 KF=0 AF=1 FC=0.5 IBV=1e-10
+ IBVL=0 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* D7 model
.model DIODE_D7 D( IS=1e-14 RS=0 N=1 BV=1e+30
+ TT=0 CJO=0 VJ=1 M=0.5 EG=1.11 XTI=3 KF=0 AF=1 FC=0.5 IBV=1e-10
+ IBVL=0 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* D8 model
.model DIODE_D8 D( IS=1e-14 RS=0 N=1 BV=1e+30
+ TT=0 CJO=0 VJ=1 M=0.5 EG=1.11 XTI=3 KF=0 AF=1 FC=0.5 IBV=1e-10
+ IBVL=0 IKF=1e+30 ISR=0 NBV=1 NBVL=1 NR=2 TBV1=0 TBV2=0 TIKF=0
+ TRS1=0 TRS2=0
+ )

* D9 model
.model ZENER_VIRTUAL_D9 ZENER ( v_breakdown=150 i_breakdown=0.02 i_sat=1e-12 n_forward=1 )

* R3 model
.model VIRTUAL_RESISTANCE_R3 r( )

* R4 model
.model VIRTUAL_RESISTANCE_R4 r( )


* --- Subcircuits ---

* T4 subcircuit
.SUBCKT 1P1S_T4 p1pos p1neg s1pos s1neg
.param PTurns = {2 * IF(PNegativePolarity < 0.5, 1, -1)}
.param PNegativePolarity = 0
.param STurns = {5 * IF(SNegativePolarity < 0.5, 1, -1)}
.param SNegativePolarity = 0
G1 p1pos p1neg value={-1/PTurns*(STurns*I(Es1))}
Es1 s1pos s1neg value={V(p1pos,p1neg)*STurns/PTurns}
.ENDS

Errors and Warnings

Any error, warning or information messages appear below.

Item
Document

Checkboxes toggle displayed values on and off.

LBYEC2E - TEPcase3
Schematic

The simulation to run. See Simulation types for more information.

Name

Title of graph. Edit as desired.

End time

s

Time at which the simulation stops. Does not include pauses. Simulation does not occur in real time.

Start simulation

Mode

Threshold voltage levels.

Threshold voltage values used in the logic evaluation. See Digital Simulation for more information.

Output low

V

Output low voltage.

Maximum output voltage level to produce a low signal.

Input low threshold

V

Input low threshold voltage.

Maximum input voltage level for the signal to be considered low.

Input high threshold

V

Input high threshold voltage.

Minimum input voltage level for the signal to be considered high.

Output high

V

Output high voltage.

Minimum output voltage level to produce a high signal.

Width

Sheet width in grid squares.

Height

Sheet height in grid squares.

Grid

Toggles grid display.

Net Labels

Toggles all net labels.

Component Labels

Toggles all component labels.