Master-Slave D Latch (Edge-Triggered D Flip-Flop)

0
Favorite
1
copy
Copy
1248
Views
Master-Slave D Latch (Edge-Triggered D Flip-Flop)

Circuit Description

Graph image for Master-Slave D Latch (Edge-Triggered D Flip-Flop)

Circuit Graph

This circuit is an interconnection of D and S-R latches in master-slave configuration. This results to a negative-edge-triggered D flip-flop. This can be converted to a positive-edge-triggered flip-flop by inserting an inverter at the clock (CLK) input. The output signals always start in undetermined state but this will be removed by the subsequent falling edge of the clock (CLK) input where the state of the D input and its complement replace Q and NOTQ respectively.

There are currently no comments

Profile image for naglaa_52

Master-Slave D Latch (Edge-Triggered D Flip-Flop)

naglaa_52

Creator

Karam_Ellahi

8 Circuits

Date Created

4 years, 1 month ago

Last Modified

4 years, 1 month ago

Tags

  • flip-flop
  • d latch
  • latch
  • d flip-flop
  • master-slave d latch

Circuit Copied From