Hancock DE Falling Edge D Flip-Flop

0
Favorite
1
copy
Copy
117
Views
Hancock DE Falling Edge D Flip-Flop

Circuit Description

Graph image for Hancock DE Falling Edge D Flip-Flop

Circuit Graph

This circuit is an interconnection of D and S-R latches in master-slave configuration. This results to a negative-edge-triggered D flip-flop. This can be converted to a positive-edge-triggered flip-flop by inserting an inverter at the clock (CLK) input. The output signals always start in undetermined state but this will be removed by the subsequent falling edge of the clock (CLK) input where the state of the D input and its complement replace Q and NOTQ respectively.

There are currently no comments

Profile image for jgarcia537

Hancock DE Falling Edge D Flip-Flop (1)

jgarcia537

Creator

jgarcia537

28 Circuits

Date Created

1 year, 5 months ago

Last Modified

1 year, 5 months ago

Tags

  • flip-flop
  • d latch
  • latch
  • d flip-flop
  • master-slave d latch

Circuit Copied From