Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

0
Favorite
3
copy
Copy
1071
Views
Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

Circuit Description

Graph image for Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

Circuit Graph

This 4-bit digital counter is a sequential circuit that uses JK flipflops, AND gates, and a digital clock. For each clock tick, the 4-bit output increments by one. After it reaches it's maximum value of 15 (calculated by 2^4-1), it resets to zero. Each probe measures one bit of the output, with PR1 measuring the least significant bit and PR4 measuring the most significant bit. PR5 is the clock. Expand this circuit by adding a digital to analog converter!

There are currently no comments

Profile image for 10085

4 bit up down counter

10085
Profile image for rick7700

Copy of Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

rick7700
Profile image for achraf93

Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

achraf93

Creator

Sudhanshu01okk

134 Circuits

Date Created

2 years, 6 months ago

Last Modified

2 years, 6 months ago

Tags

  • digital
  • counter
  • 4-bit

Circuit Copied From